

LTC2900

Programmable Quad Supply Monitor with Adjustable Reset Timer

- **Simultaneously Monitors Four Supplies**
- **16 User Selectable Combinations of 5V, 3.3V, 3V, 2.5V, 1.8V, 1.5V and/or** ±**Adjustable Voltage Thresholds**
- **Guaranteed Threshold Accuracy:** ±**1.5% of Monitored Voltage Over Temperature**
- **Low Supply Current: 43**µ**A Typ**
- **Adjustable Reset Time**
- Small MSOP and 3mm  $\times$  3mm DFN Packages
- Manual Reset Pin
- Open-Drain RST Output (LTC2900-1)
- Push-Pull RST Output (LTC2900-2)
- Power Supply Glitch Immunity
- Guaranteed  $\overline{\text{RST}}$  for  $V_{\text{CC}} \geq 1$ V

### **APPLICATIONS**

- Desktop and Notebook Computers
- Multivoltage Systems
- Telecom Equipment
- Portable Battery-Powered Equipment
- 

### **DESCRIPTIO <sup>U</sup> FEATURES**

The LTC® 2900 is a programmable supply monitor for systems with up to four supply voltages. One of 16 preset or adjustable voltage monitor combinations can be selected using an external resistor divider connected to the program pin. The preset voltage thresholds are accurate to  $\pm$ 1.5% over temperature.

The reset delay time is adjustable using an external capacitor and the manual reset input may be used with a momentary switch to issue reset pulses with programmed duration. Tight voltage threshold accuracy and glitch immunity ensure reliable reset operation without false triggering. The RST output is guaranteed to be in the correct state for  $V_{CC}$  down to 1V. The LTC2900-1 features an open-drain RST output, while the LTC2900-2 has a push-pull RST output.

The 43µA supply current makes the LTC2900 ideal for power conscious systems and it may be configured to monitor less than four inputs. The parts are available in the 10-lead MSOP and the 10-lead 3mm  $\times$  3mm DFN packages.

Network Servers and LT are registered trademarks of Linear Technology Corporation.

### **TYPICAL APPLICATION**





### **ABSOLUTE MAXIMUM RATINGS**



#### **(Notes 1, 2, 3)**



# **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating** temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 5V, unless otherwise noted. (Note 3)





## **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating** temperature range, otherwise specifications are at  $T_A = 25^\circ \text{C}$ .  $V_{CC} = 5V$ , unless otherwise noted. (Note 3)



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All currents into pins are positive, all voltages are referenced to GND unless otherwise noted.

**Note 3:** The greater of V1, V2 is the internal supply voltage  $(V_{CC})$ .

**Note 4:** Under static no-fault conditions, V1 will necessarily supply quiescent current. If at any time V2 is larger than V1, V2 must be capable of supplying the quiescent current, programming (transient) current and reference load current.

**Note 5:** The RST output pin on the LTC2900-1 has an internal pull-up to V2 of typically 6µA. However, an external pull-up resistor may be used when faster rise times are required or for  $V_{OH}$  voltages greater than V2.

**Note 6:** The push-pull RST output pin on the LTC2900-2 is actively pulled up to V2.

# **TEST CIRCUITS**







Figure 1. **RST V<sub>OH</sub> Test Figure 2.** RST V<sub>OL</sub> Test **Figure 3. Active Pull-Up RST V<sub>OH</sub> Test** 



# **TIMING DIAGRAM**



# **TYPICAL PERFORMANCE CHARACTERISTICS**





2900f

## **TYPICAL PERFORMANCE CHARACTERISTICS**





# **TYPICAL PERFORMANCE CHARACTERISTICS**





### **PIN FUNCTIONS**

**V3 (Pin 1):** Voltage Input 3. Select from 2.5V, 1.8V, 1.5V or ADJ. See Table 1 for details.

**V1 (Pin 2):** Voltage Input 1. Select from 5V or 3.3V. See Table 1 for details. The greater of (V1, V2) is also  $V_{CC}$  for the device. Bypass this pin to ground with a  $0.1 \mu$ F (or greater) capacitor.

**CRT (Pin 3):** Reset Delay Time Programming Pin. Attach an external capacitor  $(C_{RT})$  to GND to set a reset delay time of 4.6ms/nF. Leaving the pin open generates a minimum delay of approximately 50µs. A 47nF capacitor will generate a 216ms reset delay time.

**RST (Pin 4):** Reset Logic Output. Active low with weak pull-up to V2 (LTC2900-1) or active pull-up to V2 (LTC2900-2). Pulls low when any voltage input is below the reset threshold and held low for the programmed delay time after all voltage inputs are above threshold. May be pulled above V2 using an external pull-up (LTC2900-1 only).

**PBR (Pin 5):** Manual Reset Pin. Attach a push-button switch between this pin and ground. A logic low on this pin will pull RST low. When the PBR pin returns high, RST will return high after the programmed reset delay assuming all four voltage inputs are above threshold. A weak internal pull-up allows the pin to be left floating for normal monitor operation. When using a switch, the switch is debounced through the reset circuitry using the delay provided by the  $C_{RT}$  timing capacitor.

**GND (Pin 6):** Ground.

**VPG (Pin 7):** Voltage Threshold Combination Select Input. Connect to an external 1% resistive divider between  $V_{REF}$ and GND to select 1 of 16 combinations of preset and/or ±adjustable voltage thresholds (see Table 1). Do not add capacitance on the  $V_{PG}$  pin.

**VREF (Pin 8):** Buffered Reference Voltage. A 1.210V nominal reference used for the programming voltage  $(V_{PG})$  and for the offset of negative adjustable applications. The buffered reference can source and sink up to 1mA. The reference can drive a bypass capacitor of up to 1000pF without oscillation.

**V4 (Pin 9):** Voltage Input 4. Select from 1.8V, 1.5V, ADJ or –ADJ. See Table 1 for details.

**V2 (Pin 10):** Voltage Input 2. Select from 3.3V, 3V or 2.5V. See Table 1 for details. The greater of (V1, V2) is also  $V_{CC}$ for the device. Bypass this pin to ground with a 0.1µF (or greater) capacitor. RST is weakly pulled up to V2 (LTC2900-1). RST is actively pulled up to V2 in the LTC2900-2.



# **BLOCK DIAGRAM**





2900f

#### **Power-Up**

The greater of V1, V2 is the internal supply voltage ( $V_{CC}$ ). On power-up,  $V_{CC}$  will power the drive circuits for the RST pin. This ensures that the RST output will be low as soon as V1 or V2 reaches 1V. The RST output will remain low until the part is programmed. After programming, if any one of the  $V<sub>X</sub>$  inputs is below its programmed threshold, RST will be a logic low. Once all the  $V<sub>X</sub>$  inputs rise above their thresholds, an internal timer is started and RST is released after the programmed delay time. If  $V_{CC} < (V3-1)$  and  $V_{CC} < 2.4V$ , the V3 input impedance will be low (1k $\Omega$  typ).

#### **Monitor Programming**

The LTC2900 input voltage combination is selected by placing the recommended resistive divider from  $V_{\text{RFF}}$  to GND and connecting the tap point to  $V_{PG}$ , as shown in Figure 4. Table 1 offers recommended 1% resistor values



**Figure 4. Monitor Programming**

for the various modes. The last column in Table 1 specifies optimum  $V_{PG}/V_{RFF}$  ratios ( $\pm 0.01$ ) to be used when programming with a ratiometric DAC.

During power-up, once V1 or V2 reaches 2.4V max, the monitor enters a programming period of approximately 150 $\mu$ s during which the voltage on the V<sub>PG</sub> pin is sampled and the monitor is configured to the desired input combination. Do not add capacitance to the  $V_{\text{PG}}$  pin. Immediately after programming, the comparators are enabled and supply monitoring will begin.

| <b>MODE</b> | V1(V) | V2(V) | V3(V) | V4(V)  | $R1$ (k $\Omega$ ) | $R2 (k\Omega)$ | <b>V<sub>PG</sub></b><br><b>V<sub>REF</sub></b> |
|-------------|-------|-------|-------|--------|--------------------|----------------|-------------------------------------------------|
| 0           | 5.0   | 3.3   | ADJ   | ADJ    | Open               | Short          | 0.000                                           |
| 1           | 5.0   | 3.3   | ADJ   | $-ADJ$ | 93.1               | 9.53           | 0.094                                           |
| 2           | 3.3   | 2.5   | ADJ   | ADJ    | 86.6               | 16.2           | 0.156                                           |
| 3           | 3.3   | 2.5   | ADJ   | -ADJ   | 78.7               | 22.1           | 0.219                                           |
| 4           | 3.3   | 2.5   | 1.5   | ADJ    | 71.5               | 28.0           | 0.281                                           |
| 5           | 5.0   | 3.3   | 2.5   | ADJ    | 66.5               | 34.8           | 0.344                                           |
| 6           | 5.0   | 3.3   | 2.5   | 1.8    | 59.0               | 40.2           | 0.406                                           |
| 7           | 5.0   | 3.3   | 2.5   | 1.5    | 53.6               | 47.5           | 0.469                                           |
| 8           | 5.0   | 3.0   | 2.5   | ADJ    | 47.5               | 53.6           | 0.531                                           |
| 9           | 5.0   | 3.0   | ADJ   | ADJ    | 40.2               | 59.0           | 0.594                                           |
| 10          | 3.3   | 2.5   | 1.8   | 1.5    | 34.8               | 66.5           | 0.656                                           |
| 11          | 3.3   | 2.5   | 1.8   | ADJ    | 28.0               | 71.5           | 0.719                                           |
| 12          | 3.3   | 2.5   | 1.8   | -ADJ   | 22.1               | 78.7           | 0.781                                           |
| 13          | 5.0   | 3.3   | 1.8   | -ADJ   | 16.2               | 86.6           | 0.844                                           |
| 14          | 5.0   | 3.3   | 1.8   | ADJ    | 9.53               | 93.1           | 0.906                                           |
| 15          | 5.0   | 3.0   | 1.8   | ADJ    | Short              | Open           | 1.000                                           |

**Table 1. Voltage Threshold Programming**

### **Supply Monitoring**

The LTC2900 is a low power, high accuracy programmable quad supply monitoring circuit with a common reset output and a manual reset input. Reset timing is adjustable using an external capacitor. Single pin programming selects 1 of 16 input voltage monitor combinations. All four voltage inputs must be above predetermined thresholds for the reset not to be invoked. The LTC2900 will assert the reset output during power-up, power-down and brownout conditions on any one of the voltage inputs.

The inverting inputs on the V3 and/or V4 comparators are set to 0.5V when the positive adjustable modes are selected (Figure 5). The tap point on an external resistive divider, connected between the positive voltage being





**Figure 5. Setting the Positive Adjustable Trip Point**

sensed and ground, is connected to the high impedance noninverting inputs (V3, V4). The trip voltage is calculated from:

 $V_{\sf TRIP} = 0.5 \sqrt{\left(1 + \frac{\sf R3}{\sf R4}\right)}$ 

In the negative adjustable mode, the noninverting input on the V4 comparator is connected to ground (Figure 6). The tap point on an external resistive divider, connected between the negative voltage being sensed and the  $V_{RFF}$  pin, is connected to the high impedance inverting input (V4). V<sub>RFF</sub> provides the necessary level shift required to operate at ground. The trip voltage is calculated from:

 $\textsf{V}_{\textsf{TRIP}} = -\textsf{V}_{\textsf{REF}} \bigg(\dfrac{\textsf{R3}}{\textsf{R4}}\bigg)$ ;  $\textsf{V}_{\textsf{REF}} = 1.210 \textsf{V}$  Nominal

In a negative adjustable application, the minimum value for R4 is limited by the sourcing capability of  $V_{\text{RFF}}(\pm 1 \text{ mA})$ . With no other load on  $V_{REF}$ , R4 (minimum) is:

 $1.21V \div 1$  mA =  $1.21kΩ$ .

Tables 2 and 3 offer suggested 1% resistor values for various adjustable applications.



**Figure 6. Setting the Negative Adjustable Trip Point**



| V <sub>SUPPLY</sub> (V) | $V_{TRIP} (V)$ | $R3(k\Omega)$ | $R4(k\Omega)$ |
|-------------------------|----------------|---------------|---------------|
| 12                      | 11.25          | 2150          | 100           |
| 10                      | 9.4            | 1780          | 100           |
| 8                       | 7.5            | 1400          | 100           |
| 7.5                     | 7              | 1300          | 100           |
| 6                       | 5.6            | 1020          | 100           |
| 5                       | 4.725          | 845           | 100           |
| 3.3                     | 3.055          | 511           | 100           |
| 3                       | 2.82           | 464           | 100           |
| 2.5                     | 2.325          | 365           | 100           |
| 1.8                     | 1.685          | 237           | 100           |
| 1.5                     | 1.410          | 182           | 100           |
| 1.2                     | 1.120          | 124           | 100           |
| 1                       | 0.933          | 86.6          | 100           |
| 0.9                     | 0.840          | 68.1          | 100           |

**Table 3. Suggested 1% Resistor Values for the –ADJ Input**





Although all four supply monitor comparators have builtin glitch immunity, bypass capacitors on V1 and V2 are recommended because the greater of V1 or V2 is also the  $V_{CC}$  for the device. Filter capacitors on the V3 and V4 inputs are allowed.

#### **Power-Down**

On power-down, once any of the  $V<sub>X</sub>$  inputs drop below their threshold, RST is held at a logic low. A logic low of 0.4V is guaranteed until both V1 and V2 drop below 1V. If the bandgap reference becomes invalid (V<sub>CC</sub> < 2V typ), the part will reprogram once  $V_{CC}$  rises above 2.4V max.

### **Monitor Output Rise and Fall Time Estimation**

The RST output has strong pull-down capability. If the external load capacitance  $(C<sub>L</sub>OAD)$  is known, output fall time (10% to 90%) is estimated using:

 $t_{FAll} \approx 2.2 \cdot R_{PD} \cdot C_{LQAD}$ 

where  $R_{PD}$  is the on-resistance of the internal pull-down transistor. The typical performance curve  $(V<sub>OL</sub>$  vs  $I<sub>SINK</sub>)$ demonstrates that the pull-down current is somewhat linear versus output voltage. Using the  $25^{\circ}$ C curve, R<sub>PD</sub> is estimated to be approximately 40 $\Omega$ . Assuming a 150pF load capacitance, the fall time is about 13.2ns.

Although the RST output of the LTC2900-1 is considered to be "open-drain," it does have weak pull-up capability (see RST Pull-Up Current vs V2 curve). Output rise time (10% to 90%) is estimated using:

 $t_{\text{RISF}} \approx 2.2 \cdot R_{\text{PI}} \cdot C_{\text{LOAD}}$ 

where  $R_{PI}$  is the on-resistance of the pull-up transistor. The on-resistance as a function of the V2 voltage at room temperature is estimated using:

$$
R_{PU}=\frac{6\bullet 10^5}{V2-1}\Omega
$$

with  $V2 = 3.3V$ , R<sub>PU</sub> is about 260k. Using 150pF for load capacitance, the rise time is 86µs. If the output needs to pull up faster and/or to a higher voltage, a smaller external pull-up resistor may be used. Using a 10k pullup resistor, the rise time is reduced to 3.3µs for a 150pF load capacitance.

The LTC2900-2 has an active pull-up to V2 on the RST output. The typical performance curve (RST Pull-Up Current vs V2 curve) demonstrates that the pull-up current is somewhat linear versus the V2 voltage and  $R_{PI}$  is estimated to be approximately 625Ω. A 150pF load capacitance makes the rise time about 206ns.

### **Selecting the Reset Timing Capacitor**

The reset time-out period is adjustable in order to accommodate a variety of microprocessor applications. The reset time-out period,  $t_{RST}$ , is adjusted by connecting a capacitor,  $C_{RT}$ , between the CRT pin and ground. The value of this capacitor is determined by:

$$
C_{\text{RT}} = t_{\text{RST}} \bullet 217 \bullet 10^{-9}
$$

with  $C_{RT}$  in Farads and t<sub>RST</sub> in seconds. The  $C_{RT}$  value per millisecond of delay can also be expressed as  $C_{\rm RT}/\text{ms} =$ 217 (pF/ms).

Leaving the CRT pin unconnected will generate a minimum reset time-out of approximately 50µs. Maximum reset time-out is limited by the largest available low leakage capacitor. The accuracy of the time-out period will be affected by capacitor leakage (the nominal charging current is 2µA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.



### **Ensuring Reset Valid for V<sub>CC</sub> Down to 0V (LTC2900-2)**

Some applications require the reset output  $(RST)$  to be valid with  $V_{CC}$  down to OV. The LTC2900-2 is designed to handle this requirement with the addition of an external resistor from  $\overline{RST}$  to ground. The resistor will provide a path for stray charge and/or leakage currents, preventing the RST output from floating to undetermined voltages

when connected to high impedance (such as CMOS logic inputs). The resistor value should be small enough to provide effective pull-down without excessively loading the active pull-up circuitry. Too large a value may not pull down well enough. A 100k resistor from RST to ground is satisfactory for most applications.

# **TYPICAL APPLICATIONS**





### **TYPICAL APPLICATIONS**



**5V, 3.3V, 12V, –5.2V Monitor with Manual Reset and LED Indication on RST**

**Low Voltage Quad Supply Monitor 3.3V, 2.5V, 1V (ADJ), 0.9V (ADJ)**





## **U PACKAGE DESCRIPTIO**



**DD Package 10-Lead Plastic DFN (3mm** × **3mm)**

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

4. EXPOSED PAD SHALL BE SOLDER PLATED 5. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### **U PACKAGE DESCRIPTIO**



**MS Package 10-Lead Plastic MSOP** (Reference LTC DWG # 05-08-1661)

2. DRAWING NOT TO SCALE

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX



### **TYPICAL APPLICATION**

MASTER **RESET** R3B R5A 86.6k 1% 464k 1%  $1V$  $-5V$  $3V -$ 2.5V R3A 2150k 1% R4B 121k 10 10  $\frac{1}{\sqrt{3}}$  $\frac{1}{\sqrt{3}}$  $12V - W$ V2  $V<sub>2</sub>$ 1.8V  $\overline{9}$  $\overline{q}$  $1\%$ 2 2  $5V - \frac{2}{3}V$ <sup>1</sup>LTC2900-2<sup>V4</sup> 8 V1 V4 LTC2900-2 3 8 8 3 CR<sub>T</sub> CRT VREF V<sub>REF</sub> R4A 100k 1% R6A 100k 1% R1B 4 4 7 R1A 40.2k 1% 7 RST VPG RST VPG 22.1k 1%  $rac{5}{PBR}$  GND 6 6  $\frac{5}{\text{PBR}}$  GND PBR C<sub>RTA</sub> C<sub>RTB</sub>  $\begin{array}{c|c|c|c|c} \downarrow & & & \downarrow & \downarrow & \downarrow & \downarrow \ \searrow & 20\& \swarrow & & & \downarrow & \downarrow & \downarrow \ \searrow & & & \downarrow & \downarrow & \downarrow & \downarrow \end{array}$ R2A R2B 78.7k 1% 59k 1% ↨ ↨ 2900 TA06

**Monitor Eight Supplies Using Supervisory Cascade 12V (ADJ), 5V, 3.3V, 3V, 2.5V, 1.8V, 1V (ADJ), –5V (–ADJ)**

# **RELATED PARTS**



